

## Program:

| Course Number  | 2005                            |
|----------------|---------------------------------|
| Section Number | 1                               |
| Course Title   | EMBEDDED SYSTEMS ARCHITECTURE 1 |
| Semester/Year  | WINTER/2019                     |

| Instructor | Mohsen Salahi  |
|------------|----------------|
|            | Wionsch Galani |

| Submission Date | 02/24/2019 |
|-----------------|------------|
| Due Date        | 02/25/2019 |

| Student Name | FRANCIS<br>VIJITH | NIBIN SOBY | AKHIL GEORGE | VIJAYAPRAKASH |
|--------------|-------------------|------------|--------------|---------------|
| Student ID   | C0742980          | C0741660   | C0748466     | C0744450      |
| Signature*   | FV                | NS         | AG           | VI            |

\*By signing above you attest that you have contributed to this submission and confirm that all work you have contributed to this submission is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties.

**Exercise 2.26** Using De Morgan equivalent gates and bubble pushing methods, redraw the circuit in Figure 2.83 so that you can find the Boolean equation by inspection. Write the Boolean equation.



Figure 2.83 Circuit schematic



$$Y = (\overline{A} + \overline{B}) \cdot (\overline{C} + \overline{D}) + \overline{E}$$

$$Y = (\overline{A} + \overline{B}) \cdot (\overline{C} + \overline{D}) + \overline{E}$$

$$Y = (\overline{A} + \overline{B}) \cdot (\overline{C} + \overline{D}) + \overline{E}$$

## Exercise 2.27 Repeat Exercise 2.26 for the circuit in Figure 2.84.



Figure 2.84 Circuit schematic



Step 3:  

$$A = A \cdot B \cdot C + D$$

$$A = E + FG$$

$$= E + FG$$

$$= E + FG$$

$$= (A \cdot B \cdot C) + D) + (E + FG)$$

$$= (A \cdot B \cdot C) + D \cdot E \cdot FG$$

$$= (A \cdot B \cdot C) + D \cdot E \cdot FG$$

$$Y = (A \cdot B \cdot C) + D \cdot E \cdot FG$$

$$Y = (A \cdot B \cdot C) + D \cdot E \cdot FG$$

$$Y = (A \cdot B \cdot C) + D \cdot E \cdot FG$$

**Exercise 2.28** Find a minimal Boolean equation for the function in Figure 2.85. Remember to take advantage of the don't care entries.

| Α | В | $\boldsymbol{c}$ | D | Y                       |
|---|---|------------------|---|-------------------------|
| 0 | 0 | 0                | 0 | Х                       |
| 0 | 0 | 0                | 1 | X<br>X<br>X             |
| 0 | 0 | 1                | 0 | X                       |
| 0 | 0 | 1                | 1 | 0                       |
| 0 | 1 | 0                | 0 | 0                       |
| 0 | 1 | 0                | 1 | Х                       |
| 0 | 1 | 1                | 0 | 0                       |
| 0 | 1 | 1                | 1 | X                       |
| 1 | 0 | 0                | 0 | 1                       |
| 1 | 0 | 0                | 1 | 0                       |
| 1 | 0 | 1                | 0 | X                       |
| 1 | 0 | 1                | 1 | 1                       |
| 1 | 1 | 0                | 0 | 1                       |
| 1 | 1 | 0                | 1 | 1                       |
| 1 | 1 | 1                | 0 | 0 X 0 X 1 0 X 1 1 1 X 1 |
| 1 | 1 | 1                | 1 | 1                       |

Figure 2.85 Truth table for Exercise 2.28



**Exercise 3.16** Suppose a ring oscillator is built from N inverters connected in a loop. Each inverter has a minimum delay of  $t_{cd}$  and a maximum delay of  $t_{pd}$ . If N is odd, determine the range of frequencies at which the oscillator might operate.

Exercise 3.17 Why must N be odd in Exercise 3.16?

For the own Oscillater to oscillate, a stable condition must not be attained. From number of inventors stabilizes the oscillation. Therefore the number of inventors must be on odd number.

**Exercise 3.18** Which of the circuits in Figure 3.68 are synchronous sequential circuits? Explain.



Figure (a) and (b) are not symbonous sequential crownests because clock is not connected to each pup crowness because (c) and (d) are symbosonous sequential crowness because est each pup flops has its sequential crowness because est each pup flops has its own clock.